Chapter 41 gmac ethernet Interface
Download 2.77 Mb.
|
- Bu sahifa navigatsiya:
- Remote Wake-Up Frame Filter Register
- Only Filter i Byte Mask
- T-chip Filter i Command
Clock ArchitectureIn RMII mode, reference clock and TX/RX clock can be from CRU or external OSC as following figure. The mux select rmii_speed is GRF_SOC_CON1[11]. Fig. 41-12 RMII clock architecture when clock source from CRU Only T-chip Fig. 41-13 RMII clock architecture when clock source from external OSC In RGMII mode, clock architecture only supports that TX clock source is from CRU as following figure. In order to dynamicly adjust the timing between TX/RX clock with data, deleyline is integrated in TX and RX clock path. Register GRF_SOC_CON3[15:14] can enable the deleylines, and GRF_SOC_CON3[13:0] is used to determine the delay length. There are 100 deley elements in each delayline, and it totally can adjust about 5.1ns typically. Fig. 41-14 RGMII clock architecture when clock source from CRU The register wkupfmfilter_reg, address (028H), loads the Wake-up Frame Filter register. To load values in a Wake-up Frame Filter register, the entire register (wkupfmfilter_reg) must be written. The wkupfmfilter_reg register is loaded by sequentially loading the eight register values in address (028) for wkupfmfilter_reg0, wkupfmfilter_reg1, ... wkupfmfilter_reg7, respectively. wkupfmfilter_reg is read in the same way. The internal counter to access the appropriate wkupfmfilter_reg is incremented when lane3 (or lane 0 in big-endian) is accessed by the CPU. This should be kept in mind if you are accessing these registers in byte or half-word mode. Fig. 41-15 Wake-Up Frame Filter Register
|
Ma'lumotlar bazasi mualliflik huquqi bilan himoyalangan ©fayllar.org 2024
ma'muriyatiga murojaat qiling
ma'muriyatiga murojaat qiling